000 | 01170cam a2200313 a 4500 | ||
---|---|---|---|
001 | 14628284 | ||
003 | IIITD | ||
005 | 20240713020002.0 | ||
008 | 061108s2007 flua 001 0 eng | ||
010 | _a 2006052725 | ||
020 | _a9781420051544 | ||
035 | _a(OCoLC)ocm76263541 | ||
035 | _a(OCoLC)76263541 | ||
040 |
_aDLC _cDLC _dBAKER _dBTCTA _dC#P _dYDXCP _dDLC |
||
050 | 0 | 0 |
_aTK7868.D5 _bC395 2007 |
082 | 0 | 0 |
_a621.39 _222 _bCAV-V |
100 | 1 | _aCavanagh, Joseph J. F. | |
245 | 1 | 0 |
_aVerilog HDL : _bdigital design and modeling _cJoseph Cavanagh. |
260 |
_aBoca Raton, FL : _bCRC Press, _cc2007. |
||
300 |
_axviii, 900 p. : _bill. ; _c26 cm. |
||
500 | _aIncludes index. | ||
650 | 0 | _aDigital electronics. | |
650 | 0 |
_aLogic circuits _xComputer-aided design. |
|
650 | 0 | _aVerilog (Computer hardware description language) | |
856 | 4 | 2 |
_3Publisher description _uhttp://www.loc.gov/catdir/enhancements/fy0626/2006052725-d.html |
906 |
_a7 _bcbc _corignew _d1 _eocip _f20 _gy-gencatlg |
||
942 |
_2ddc _cBK _02 |
||
999 |
_c9758 _d9758 |